# High-Speed USB 2.0 (480 Mbps) DPDT Switches

The NLAS7242 is a DPDT switch optimized for high-speed USB 2.0 applications within portable systems. It features ultra-low on capacitance,  $C_{ON} = 7.5 \text{ pF}$  (typ), and a bandwidth above 950 MHz. It is optimized for applications that use a single USB interface connector to route multiple signal types. The  $C_{ON}$  and  $R_{ON}$  of both channels are suitably low to allow the NLAS7242 to pass any speed USB data or audio signals going to a moderately resistive terminal such as an external headset. The device is offered in a UQFN10 1.4 mm x 1.8 mm package.

#### Features

- Optimized Flow-Through Pinout
- $R_{ON}$ : 5.0  $\Omega$  Typ @  $V_{CC}$  = 4.2 V
- C<sub>ON</sub>: 7.5 pF Typ @ V<sub>CC</sub> = 3.3 V
- V<sub>CC</sub> Range: 1.65 V to 4.5 V
- Typical Bandwidth: 950 MHz
- 1.4 mm x 1.8 mm x 0.50 mm UQFN10
- OVT on Common Signal Pins D+/D- up to 5.25 V
- 8 kV HBM ESD Protection on All Pins
- This is a Pb–Free Device

#### **Typical Applications**

- High Speed USB 2.0 Data
- Mobile Phones
- Portable Devices



Figure 1. Application Diagram



### **ON Semiconductor®**

http://onsemi.com

#### MARKING DIAGRAM





(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NLAS7242MUTBG | UQFN0<br>(Pb-Free) | 3000/Tape & Reel      |

+ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 2. Pin Connections and Logic Diagram (Top View)

#### **Table 1. PIN DESCRIPTION**

| Pin                                   | Function      |
|---------------------------------------|---------------|
| S                                     | Control Input |
| ŌĒ                                    | Output Enable |
| HSD1+, HSD1–, HSD2+,<br>HSD2–, D+, D– | Data Ports    |

| Table 2. TRUTH TABLE |
|----------------------|
|----------------------|

| ŌE | s | HSD1+,<br>HSD1- | HSD2+,<br>HSD2- |
|----|---|-----------------|-----------------|
| 1  | Х | OFF             | OFF             |
| 0  | 0 | ON              | OFF             |
| 0  | 1 | OFF             | ON              |

#### MAXIMUM RATINGS

| Symbol             | Pins                                                                      | Parameter                                       | Value                         | Unit |
|--------------------|---------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>    | V <sub>CC</sub>                                                           | Positive DC Supply Voltage                      | –0.5 to +5.5                  | V    |
| V <sub>IS</sub>    | HSDn+,<br>HSDn-                                                           | Analog Signal Voltage                           | -0.5 to V <sub>CC</sub> + 0.3 | V    |
| Ē                  | D+, D-                                                                    | 1 F                                             | -0.5 to +5.25                 |      |
| V <sub>IN</sub>    | S, <del>OE</del>                                                          | Control Input Voltage, Output Enable Voltage    | –0.5 to +5.5                  | V    |
| I <sub>CC</sub>    | V <sub>CC</sub>                                                           | Positive DC Supply Current                      | 50                            | mA   |
| Τ <sub>S</sub>     |                                                                           | Storage Temperature                             | -65 to +150                   | °C   |
| IIS_CON            | HSDn+, Analog Signal Continuous Current-Closed Switch<br>HSDn-,<br>D+, D- |                                                 | ±300                          | mA   |
| I <sub>IS_PK</sub> | HSDn+,<br>HSDn–,<br>D+, D–                                                | Analog Signal Continuous Current 10% Duty Cycle | ±500                          | mA   |
| I <sub>IN</sub>    | S, OE                                                                     | Control Input Current, Output Enable Current    | ±20                           | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Pins             | Parameter                                    | Min  | Max             | Unit |
|-----------------|------------------|----------------------------------------------|------|-----------------|------|
| V <sub>CC</sub> |                  | Positive DC Supply Voltage                   | 1.65 | 4.5             | V    |
| V <sub>IS</sub> | HSDn+,<br>HSDn–  | Analog Signal Voltage                        | GND  | V <sub>CC</sub> | V    |
|                 | D+, D-           |                                              | GND  | 4.5             |      |
| V <sub>IN</sub> | S, <del>OE</del> | Control Input Voltage, Output Enable Voltage | GND  | V <sub>CC</sub> | V    |
| T <sub>A</sub>  |                  | Operating Temperature                        | -40  | +85             | °C   |

Minimum and maximum values are guaranteed through test or design across the Recommended Operating Conditions, where applicable. Typical values are listed for guidance only and are based on the particular conditions listed for section, where applicable. These conditions are valid for all values found in the characteristics tables unless otherwise specified in the test conditions.

#### ESD PROTECTION

| Symbol | Parameter                   | Value | Unit |
|--------|-----------------------------|-------|------|
| ESD    | Human Body Model – All Pins | 8.0   | kV   |

### **DC ELECTRICAL CHARACTERISTICS**

#### CONTROL INPUT, OUTPUT ENABLE VOLTAGE (Typical: T = 25°C)

|                 |       |                                                                 |                             |                     | –40°C to +85°C     |     |                    |      |
|-----------------|-------|-----------------------------------------------------------------|-----------------------------|---------------------|--------------------|-----|--------------------|------|
| Symbol          | Pins  | Parameter                                                       | Test Conditions             | V <sub>CC</sub> (V) | Min                | Тур | Max                | Unit |
| V <sub>IH</sub> | S, OE | Control Input, Output<br>Enable HIGH Voltage<br>(See Figure 11) |                             | 2.7<br>3.3<br>4.2   | 1.25<br>1.3<br>1.4 | -   | -                  | V    |
| VIL             | S, OE | Control Input, Output<br>Enable LOW Voltage<br>(See Figure 11)  |                             | 2.7<br>3.3<br>4.2   | -                  | -   | 0.35<br>0.4<br>0.5 | V    |
| I <sub>IN</sub> | S, OE | Current Input, Output<br>Enable Leakage Current                 | $0 \leq V_{IS} \leq V_{CC}$ | 1.65 – 4.5          | -                  | -   | ±1.0               | μΑ   |

#### SUPPLY CURRENT AND LEAKAGE (Typical: T = 25°C, V<sub>CC</sub> = 3.3 V)

|                  |                 |                              |                                                                                                                                           |                         | –40°C to +85°C |      |            |      |
|------------------|-----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|------|------------|------|
| Symbol           | Pins            | Parameter                    | Test Conditions                                                                                                                           | V <sub>CC</sub> (V)     | Min            | Тур  | Max        | Unit |
| ICC              | V <sub>CC</sub> | Quiescent Supply Current     | $\begin{array}{l} 0 \leq V_{IS} \leq V_{CC}; \ I_D = 0 \ A \\ 0 \leq V_{IS} \leq V_{CC} - 0.5 \ V \end{array} \end{array} \label{eq:VIS}$ | 1.65 – 3.6<br>3.6 – 4.5 | -              | -    | 1.0<br>1.0 | μΑ   |
| I <sub>OZ</sub>  |                 | OFF State Leakage            | $0 \leq V_{IS} \leq V_{CC}$                                                                                                               | 1.65 – 4.5              | -              | ±0.1 | ±1.0       | μA   |
| I <sub>OFF</sub> | D+, D-          | Power OFF Leakage<br>Current | $0 \leq V_{IS} \leq V_{CC}$                                                                                                               | 0                       | -              | -    | ±1.0       | μΑ   |

#### LIMITED VIS SWING ON RESISTANCE (Typical: T = 25°C)

|                   |      |                                           |                                                                     |                     | -4  | –40°C to +85°C       |                   |      |
|-------------------|------|-------------------------------------------|---------------------------------------------------------------------|---------------------|-----|----------------------|-------------------|------|
| Symbol            | Pins | Parameter                                 | Test Conditions                                                     | V <sub>CC</sub> (V) | Min | Тур                  | Max               | Unit |
| R <sub>ON</sub>   |      | On-Resistance (Note 1)                    | $I_{ON} = 8 \text{ mA}$<br>$V_{IS} = 0 \text{ V to } 0.4 \text{ V}$ | 2.7<br>3.3<br>4.2   | -   | 6.0<br>5.5<br>5.0    | 8.6<br>7.6<br>7.0 | Ω    |
| R <sub>FLAT</sub> |      | On-Resistance Flatness<br>(Notes 1 and 2) | $I_{ON} = 8 \text{ mA}$<br>$V_{IS} = 0 \text{ V to } 0.4 \text{ V}$ | 2.7<br>3.3<br>4.2   | -   | 0.55<br>0.30<br>0.20 | -                 | Ω    |
| $\Delta R_{ON}$   |      | On-Resistance Matching<br>(Notes 1 and 3) | $I_{ON} = 8 \text{ mA}$<br>$V_{IS} = 0 \text{ V to } 0.4 \text{ V}$ | 2.7<br>3.3<br>4.2   | -   | 0.60<br>0.60<br>0.60 | -                 | Ω    |

1. Guaranteed by design.

2. Flatness is defined as the difference between the maximum and minimum value of On-Resistance as measured over the specified analog signal ranges.

3.  $\Delta \ddot{R}_{ON} = \ddot{R}_{ON(max)} - R_{ON(min)}$  between HSD1<sup>+</sup> and HSD1<sup>-</sup> or HSD2<sup>+</sup> and HSD2<sup>-</sup>.

#### FULL VIS SWING ON RESISTANCE (Typical: T = 25°C)

|                   |      |                                           |                                                              |                     | –40°C to +85°C |                      |                      |      |
|-------------------|------|-------------------------------------------|--------------------------------------------------------------|---------------------|----------------|----------------------|----------------------|------|
| Symbol            | Pins | Parameter                                 | Test Conditions                                              | V <sub>CC</sub> (V) | Min            | Тур                  | Max                  | Unit |
| R <sub>ON</sub>   |      | On-Resistance                             | $I_{ON} = 8 \text{ mA}$<br>$V_{IS} = 0 \text{ V to } V_{CC}$ | 2.7<br>3.3<br>4.2   | -              | 10<br>8.0<br>7.0     | 13.5<br>9.75<br>8.50 | Ω    |
| R <sub>FLAT</sub> |      | On-Resistance Flatness<br>(Notes 4 and 5) | $I_{ON} = 8 \text{ mA}$<br>$V_{IS} = 0 \text{ V to } V_{CC}$ | 2.7<br>3.3<br>4.2   | -              | 4.5<br>3.0<br>2.5    | -                    | Ω    |
| $\Delta R_{ON}$   |      | On-Resistance<br>(Note 4 and 6)           | $I_{ON}$ = 8 mA<br>V <sub>IS</sub> = 0 V to V <sub>CC</sub>  | 2.7<br>3.3<br>4.2   | -              | 0.60<br>0.60<br>0.60 | -                    | Ω    |

 Guaranteed by design.
Flatness is defined as the difference between the maximum and minimum value of On–Resistance as measured over the specified analog signal ranges.

6.  $\Delta R_{ON} = R_{ON(max)} - R_{ON(min)}$  between HSD1<sup>+</sup> and HSD1<sup>-</sup> or HSD2<sup>+</sup> and HSD2<sup>-</sup>.

### AC ELECTRICAL CHARACTERISTICS

| <b>TIMING/FREQUENCY</b> (Typical: T = 25°C, V <sub>CC</sub> = 3.3 V, R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 35 pF, f | = 1 MHz) |
|-------------------------------------------------------------------------------------------------------------------------------|----------|
|-------------------------------------------------------------------------------------------------------------------------------|----------|

|                  |                |                                          |                       |                     | –40°C to +85°C |      | °C   |      |
|------------------|----------------|------------------------------------------|-----------------------|---------------------|----------------|------|------|------|
| Symbol           | Pins           | Parameter                                | Test Conditions       | V <sub>CC</sub> (V) | Min            | Тур  | Мах  | Unit |
| t <sub>ON</sub>  | Closed to Open | Turn-ON Time<br>(See Figures 4 and 5)    |                       | 1.65 – 4.5          | -              | 13.0 | 30.0 | ns   |
| t <sub>OFF</sub> | Open to Closed | Turn-OFF Time<br>(See Figures 4 and 5)   |                       | 1.65 – 4.5          | -              | 12.0 | 25.0 | ns   |
| T <sub>BBM</sub> |                | Break-Before-Make<br>Time (See Figure 3) |                       | 1.65 – 4.5          | 2.0            | -    | -    | ns   |
| BW               |                | –3 dB Bandwidth<br>(See Figure 10)       | C <sub>L</sub> = 5 pF | 1.65 – 4.5          | -              | 950  | -    | MHz  |

### **ISOLATION** (Typical: T = 25°C, V<sub>CC</sub> = 3.3 V, R<sub>L</sub> = 50 $\Omega$ , C<sub>L</sub> = 5 pF)

|                   |                |                                   |                 |                     | –40°C to +85°C |     |     |      |
|-------------------|----------------|-----------------------------------|-----------------|---------------------|----------------|-----|-----|------|
| Symbol            | Pins           | Parameter                         | Test Conditions | V <sub>CC</sub> (V) | Min            | Тур | Мах | Unit |
| O <sub>IRR</sub>  | Open           | OFF-Isolation<br>(See Figure 6)   | f = 240 MHz     | 1.65 – 4.5          | -              | -22 | -   | dB   |
| X <sub>TALK</sub> | HSDn+ to HSDn- | Non–Adjacent Channel<br>Crosstalk | f = 240 MHz     | 1.65 – 4.5          | -              | -24 | -   | dB   |

### $\textbf{CAPACITANCE} \text{ (Typical: } T = 25^{\circ}\text{C}\text{, } V_{CC} = \textbf{3.3 V}\text{, } R_L = \textbf{50} \ \Omega\text{, } C_L = \textbf{5} \text{ pF}\text{)}$

|                                    |                                            |                                                 |                                                                             | –40°C to +85°C |     |     |      |
|------------------------------------|--------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------|----------------|-----|-----|------|
| Symbol                             | Pins                                       | Parameter                                       | Test Conditions                                                             | Min            | Тур | Max | Unit |
| C <sub>IN</sub>                    | C <sub>IN</sub> S, OE                      | Control Pin, Output Enable<br>Input Capacitance | V <sub>CC</sub> = 0 V, f = 1 MHz                                            | -              | 1.5 | -   | pF   |
|                                    |                                            |                                                 | $V_{CC} = 0 V, f = 10 MHz$                                                  | -              | 1.0 | -   |      |
| C <sub>ON</sub>                    | C <sub>ON</sub> D+ to<br>HSD1+ or<br>HSD2+ |                                                 | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V, f = 1 MHz<br>S = 0 V or 3.3 V | -              | 7.5 | -   |      |
|                                    |                                            |                                                 | $V_{CC}$ = 3.3 V; $\overline{OE}$ = 0 V, f = 10 MHz<br>S = 0 V or 3.3 V     | -              | 6.5 | -   |      |
| C <sub>OFF</sub> HSD1n or<br>HSD2n | HSD1n or<br>HSD2n                          | ISD2n                                           |                                                                             | -              | 3.8 | -   |      |
|                                    |                                            |                                                 |                                                                             | -              | 2.0 | -   |      |







Figure 4. t<sub>ON</sub>/t<sub>OFF</sub>







Channel switch control/s test socket is normalized. Off isolation is measured across an off channel. On loss is the bandwidth of an On switch.  $V_{ISO}$ , Bandwidth and  $V_{ONL}$  are independent of the input signal direction.

$$\begin{split} V_{ISO} &= \text{Off Channel Isolation} = 20 \text{ Log}\left(\frac{V_{OUT}}{V_{IN}}\right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz} \\ V_{ONL} &= \text{On Channel Loss} = 20 \text{ Log}\left(\frac{V_{OUT}}{V_{IN}}\right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz to } 50 \text{ MHz} \end{split}$$

Bandwidth (BW) = the frequency 3 dB below V<sub>ONL</sub> V<sub>CT</sub> = Use V<sub>ISO</sub> setup and test to all other switch analog input/outputs terminated with 50  $\Omega$ 

#### Figure 6. Off Channel Isolation/On Channel Loss (BW)/Crosstalk (On Channel to Off Channel)/V<sub>ONL</sub>

#### **DETAILED DESCRIPTION**

#### High Speed (480Mbps) USB 2.0 Optimized

The NLAS7242 is a DPDT switch designed for USB applications within portable systems. The  $R_{ON}$  and  $C_{ON}$  of both switches are maintained at industry–leading low levels in order to ensure maximum signal integrity for USB 2.0 high speed data communication. The NLAS7242 switch can be used to switch between high speed (480Mbps) USB signals and a variety of audio or data signals such as full speed USB, UART or even a moderately resistive audio terminal.

#### **Over Voltage Tolerant**

The NLAS7242 features over voltage tolerant I/O protection on the common signal pins D+/D-. This allows the switch to interface directly with a USB connector. The D+/D- pins can withstand a short to  $V_{BUS}$ , up to 5.25 V, continuous DC current for up to 24 hours as specified in the USB 2.0 specification. This protection is achieved without the need for any external resistors or protection devices.



Figure 7. Board Schematic

**NLAS7242** 



Figure 8. Signal Quality



Figure 9. Near End Eye Diagram

| Near End Test Data: |                          |        |       |    |         | Мах     |  |
|---------------------|--------------------------|--------|-------|----|---------|---------|--|
|                     | Consecutive jitter range | -54.37 | 73.21 | ps |         |         |  |
| Std.                | Paired JK jitter range   | -59.14 | 59.56 | ps | –200 ps | +200 ps |  |
|                     | Paired KJ jitter range   | -50.79 | 34.57 | ps |         |         |  |
|                     | Consecutive jitter range | -74.43 | 81.65 | ps |         |         |  |
| N.C.                | Paired JK jitter range   | -61.60 | 58.55 | ps | –200 ps | +200 ps |  |
|                     | Paired KJ jitter range   | -55.31 | 48.43 | ps |         |         |  |
|                     | Consecutive jitter range | -82.55 | 80.33 | ps |         |         |  |
| N.O.                | Paired JK jitter range   | -53.50 | 71.65 | ps | –200 ps | +200 ps |  |
|                     | Paired KJ jitter range   | -62.60 | 47.30 | ps | 1       |         |  |



 $I_{CC}$  Leakage Current as a Function of  $V_{\text{IN}}$  Voltage (25°C)









| DOCUMENT NUMBER:     98AON22493D     Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                             |             |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------|--|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                 | 10 PIN UQFN, 1.4 X 1.8, 0.4 | PAGE 1 OF 1 |  |  |  |  |  |  |
|                                                                                                                                                                                                              |                             |             |  |  |  |  |  |  |

ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative